# Single-DC-Source 7-Level CHB Inverter with Multicarrier Level-Shifted PWM

<sup>1</sup>Hani Vahedi, *Student, IEEE*, <sup>1</sup>Mohammad Sharifzadeh, <sup>1</sup>Kamal Al-Haddad, *Fellow, IEEE*, <sup>2</sup>Bogdan M. Wilamowski, *Fellow, IEEE* 

<sup>1</sup>Ecole de Technologie Superieure, University of Quebec, Montreal, Canada <sup>2</sup>Department of Electrical & Computer Engineering, Auburn University, Auburn, AL, USA Hani.Vahedi@etsmtl.ca, Muhammad.Sharifzade@gmail.com, Kamal.Al-Haddad@etsmtl.ca, Wilambm@auburn.edu

Abstract—This paper presents a 7-level cascaded H-bridge (CHB) multilevel inverter using a single DC source. The second DC bus is a capacitor that its voltage is controlled by switching sequences. The capacitor voltage is regulated at half of the DC source amplitude to have seven voltage levels at the output. Seven voltage levels include each DC bus voltage, their sum and subtraction. Switching pattern is designed based on the redundant switching states and multicarrier level-shifted pulse width modulation (PWM) technique to help controlling the capacitor voltage at the desired level. Simulation results are presented to validate the effective voltage balancing procedure integrated into switching technique and consequently generating the 7-level voltage waveform at the output with low harmonic contents.

*Index Terms*—multilevel inverter, cascaded H-bridge, multicarrier PWM, single DC source, power quality.

# I. INTRODUCTION

Power quality has been a major issue since using nonlinear loads in power systems. Active and passive filters have been introduced many years back to reduce the voltage/current harmonics in electricity networks and consequently to enhance the power quality. Active converters with the help of developed semiconductor switches play an important role in eliminating the undesired harmonics from system voltage/current waveform [1-4]. However, it becomes a crucial concern when the operating condition goes to high power applications in range of kilowatts and megawatts. Twolevel converters known as full bridge or 6-switch cannot generate a high quality waveform without bulky passive filters at the output. Moreover, in high power applications, switching frequency and voltage ratings of the semiconductor devices limits the use of existing conventional converters [5, 6].

Multilevel inverter is a fresh emerging technology that owns both features including low harmonic waveform generation and useable in high power applications. Multilevel converters produce numerous voltage levels at the output due to having more than one DC sources and various switching paths. Different voltage levels form a multilevel waveform which is quasi-sine wave and contains less harmonics than the twolevel square waveforms generated by conventional converters. Eliminating voltage harmonics just by generating multilevel waveform helps reducing the filter size at the output of the inverter. On the other hand, dividing the voltage stress between various switches makes it operational in high power applications while in conventional inverters, two switches are conducting at every switching cycle with high voltage rating [7, 8].

Various multilevel inverter topologies have been proposed including neutral point clamped (NPC) and cascaded H-bridge (CHB) as the most famous ones. NPC features common DC bus for 3-phase configuration and CHB benefits from modular structure interesting for industries [9, 10]. The main drawback of multilevel inverters is using more than one isolated DC source that each one means a transformer and a rectifier to the industry. Most of the introduced multilevel topologies require more than one isolated DC supply which makes them bulky and expensive to implement [11-18]. As a remedy to that issue, some interesting topologies have been designed using only a single DC source while replacing other DC links with capacitors as energy storage components. In such multilevel inverters, capacitors voltages are regulated at desired values to generate various voltage levels at the output. A voltage controller is a main part of these configurations [19-24]. In this regard, single DC source CHB multilevel inverter has been reported in the literature [25] and implemented with different switching technique such as selective harmonic elimination and phase-shift PWM [26-30]. The main defect of this configuration is its dependency to modulation index and load impedance to regulate the capacitor voltage well. It is notable that this scheme does not work on high modulation index [31].

In this paper, the single DC source CHB inverter is implemented using a level-shifted PWM with six carrier waves to modulate the reference voltage waveform. The capacitor voltage is regulated at the half of the DC source amplitude to generate a 7-level waveform at the output. The principle advantages of multicarrier level-shifted PWM are the simplicity in hardware implementation and using arbitrary switching frequency. Each modulation level and switching state is investigated to explore the capacitor charging or discharging performance. The voltage regulator is then combined into the switching technique getting feedbacks from DC bus voltages. The single DC source CHB inverter configuration is studied in section II. Section III includes the switching design process. Eventually, simulations are performed in Matlab/Simulink and results are discussed in section IV to validate effective voltage balancing combined with the multicarrier level-shifted modulation technique.

## II. SINGLE DC SOURCE CASCADED H-BRIDGE INVERTER

A single DC source CHB inverter is shown in Fig. 1. The upper cell is connected to a DC supply and the lower cell is fed from a capacitor as energy storage element. The DC supply is responsible for charging the capacitor at a desired level. On the other hand, the capacitor is discharged when it is connected to the load to generate some specific voltage levels. In this case, the capacitor voltage should be regulated at half of the DC source amplitude to have a 7-level voltage waveform at the output of the inverter. To clarify, assume that the DC source voltage is 2E so the capacitor voltage would be controlled at E. consequently, the output waveform contains the voltage levels of 0,  $\pm E$ ,  $\pm 2E$  and  $\pm 3E$  [25]. The main point is using all the possible combinations of DC source and capacitor as two DC links. As it is clear from the figure and switching states listed in table I, the output voltage levels consist of the DC source voltage, summation of DC source and capacitor voltages as well as their subtraction. It should be noted that each pair of switches in each leg is working in complementary situation. It means that, if the upper switch is ON, then the lower one is OFF and vice versa.

Regarding Fig. 1, the output voltage waveform is related to each cell voltage as the following:

$$V_{an} = V_1 + V_2 \tag{1}$$

Where  $V_{an}$  is the output or load voltage,  $V_1$  and  $V_2$  are the two cells voltages, respectively.

The switch model of that inverter can be derived using the following switching function:

$$S_i = \begin{cases} 0 & \text{if } S_i \text{ is Off} \\ 1 & \text{if } S_i \text{ is On} \end{cases}, \ i = 1, 2, 3, 4, 5, 6, 7, 8$$
(2)

Moreover, for the complementary switches, it can be written that:

$$S_{2} = \overline{S_{1}} = 1 - S_{1}$$

$$S_{4} = \overline{S_{3}} = 1 - S_{3}$$

$$S_{6} = \overline{S_{5}} = 1 - S_{5}$$

$$S_{8} = \overline{S_{7}} = 1 - S_{7}$$
(3)

Each cell voltage can be formulated based on the switching function as defined by Eq. (2). Therefore, the following relations are obtained:

$$\begin{cases} V_1 = S_1 V_{dc} - S_3 V_{dc} = (S_1 - S_3) V_{dc} \\ V_2 = S_5 V_C - S_7 V_C = (S_5 - S_7) V_C \end{cases}$$
(4)

Considering the fact that capacitor voltage is regulated at half of the DC source amplitude ( $V_C = V_{dc} / 2$ ), Van can be formulated by substituting Eq. (4) into Eq. (2).

$$V_{an} = \left(S_1 - S_3 + \frac{S_5}{2} - \frac{S_7}{2}\right) V_{dc}$$
(5)



Fig. 1. Single-phase single-DC-source CHB inverter

| I ABLE I<br>SWITCHING STATES OF A SINGLE-DC-SOURCE 7-LEVEL CHB INVERTER |       |       |                       |                |                    |                | RTER     |
|-------------------------------------------------------------------------|-------|-------|-----------------------|----------------|--------------------|----------------|----------|
| Switching<br>State                                                      | $S_1$ | $S_3$ | <b>S</b> <sub>5</sub> | $\mathbf{S}_7$ | $\mathbf{V}_1$     | $\mathbf{V}_2$ | $V_{an}$ |
| 1                                                                       | 1     | 0     | 1                     | 0              | $+V_{dc}$          | $+V_{\rm C}$   | +3E      |
| 2                                                                       | 1     | 0     | 1                     | 1              | $+V_{dc}$          | 0              | +2E      |
| 3                                                                       | 1     | 0     | 0                     | 1              | $+V_{dc}$          | $-V_{\rm C}$   | +E       |
| 4                                                                       | 1     | 1     | 1                     | 0              | 0                  | $+ V_{C}$      | +E       |
| 5                                                                       | 1     | 1     | 1                     | 1              | 0                  | 0              | 0        |
| 6                                                                       | 0     | 0     | 0                     | 1              | 0                  | $-V_{\rm C}$   | -E       |
| 7                                                                       | 0     | 1     | 1                     | 0              | $-\mathbf{V}_{dc}$ | $+V_{\rm C}$   | -E       |
| 8                                                                       | 0     | 1     | 0                     | 0              | $-V_{dc}$          | 0              | -2E      |
| 9                                                                       | 0     | 1     | 0                     | 1              | $-V_{dc}$          | $-V_{\rm C}$   | -3E      |

Redundant switching states are obvious in table I. since the voltage regulation based on those redundancies are considered in this paper, other switching states useful for switching frequency optimization are not shown anymore. Switching states 3&4 or 6&7 are important keys to balance the capacitor voltage due to interesting charging and discharging effect. Each switching state effect is investigated in next section to use them properly in the modulation technique to produce the appropriate pulses to be sent to switches gates [32].

# III. CAPACITOR VOLTAGE BALANCING WITH MULTICARRIER LEVEL-SHIFTED PWM

Designing switching pattern in accordance with voltage balancing requires a detailed investigation of switching states influence on capacitor voltage. Therefore, every switching state is illustrated by equivalent circuit in Fig. 2. Those circuits have been drawn based on the conducting paths made by switching pulses.



Fig. 2. Equivalent circuits of switching states listed in table I.

Analysing circuits in Fig. 2, it is clear that states 2, 5 and 8 do not affect the capacitor voltage since it is disconnected from other points. States 1 and 9 add both DC links voltages which is dependant to the capacitor time constant. In these states, the capacitor current is reversed so they are discharged quickly and then charged with reversed polarity which is undesired. A large capacitor can keep energy for a longer time so the discharging period takes more time. The longer discharging time allows the capacitor voltage to be constant at those states since they will be charged at the next coming states. Switching sequences of 3, 4, 6 and 7 affects the capacitor voltage significantly. It is clear that states 4 and 6 discharge the capacitor energy where it is connected directly to the load. On the other hand, switching cases 3 and 7 charge the capacitor voltage since it is connected to DC source in a proper direction.

| TABLE II<br>Switching Effects on Capacitor Charging and Discharging Modes |                |              |          |                            |  |  |  |  |
|---------------------------------------------------------------------------|----------------|--------------|----------|----------------------------|--|--|--|--|
| Switching<br>State                                                        | $\mathbf{V}_1$ | $V_2$        | $V_{an}$ | Effect on<br>Capacitor (C) |  |  |  |  |
| 1                                                                         | $+V_{dc}$      | $+V_{C}$     | +3E      | Discharging                |  |  |  |  |
| 2                                                                         | $+V_{dc}$      | 0            | +2E      | No Effect                  |  |  |  |  |
| 3                                                                         | $+V_{dc}$      | $-V_{C}$     | +E       | Charging                   |  |  |  |  |
| 4                                                                         | 0              | $+ V_{C}$    | +E       | Discharging                |  |  |  |  |
| 5                                                                         | 0              | 0            | 0        | No Effect                  |  |  |  |  |
| 6                                                                         | 0              | $-V_{\rm C}$ | -E       | Discharging                |  |  |  |  |
| 7                                                                         | $-V_{dc}$      | $+V_{C}$     | -E       | Charging                   |  |  |  |  |
| 8                                                                         | $-V_{dc}$      | 0            | -2E      | No Effect                  |  |  |  |  |
| 9                                                                         | $-V_{dc}$      | $-V_{\rm C}$ | -3E      | Discharging                |  |  |  |  |



Fig. 3. Multicarrier level-shifted PWM technique

Based on the switching analysis, capacitor charge and discharge effects can be summarized in table II.

Redundant switching states include cases 3, 4, 6 and 7. Producing those states, the same voltage level is generated at the output (+E or -E) while using different switches and conduction paths. The other important point is the highest voltage level (+3E or -3E) which can discharge the capacitor and then charge it with a reversed polarity as discussed earlier. Therefore the modulation index should be low enough to prevent any long time switching on the highest level as well as being high enough to get modulated by all carrier waves as shown in Fig. 3. Missing one carrier wave, results in losing one voltage level which imposes undesired harmonics and asymmetry of the output voltage waveform.

As shown in Fig. 3, six carrier waves modulate the reference signal  $(V_{ref})$  to generate a 7-level voltage waveform at the output of the inverter. In a two-level PWM, only one carrier wave is used  $(V_{cr})$  with amplitude of +1 and -1. Therefore the modulation index can be defined as:

$$m_a = \frac{V_{ref}}{V_{cr}} \tag{6}$$

Based on the above relation, the modulation index can be between 0 and 1 normally however it can be greater than 1 in over-modulation area. Since numerous carrier waves are vertically shifted in multicarrier level-shifted PWM, the maximum value is still 1 so the modulation index would be equal to the amplitude of the reference waveform ( $m_a = V_{ref}$ ). The relation between modulation index and capacitor voltage balancing ability has been investigate in literature where a low switching frequency modulation technique was used. [31]. The same analysis for the proposed multicarrier level-shifted PWM would be done in future work to propose a solution in calculating the proper modulation index.

According to table II and Fig. 3, each switching state would be produced based on comparison between the reference signal and carrier waves. For instance, if the reference waveform (the sine wave) is greater than the highest carrier  $(Cr_1)$ , then switching pulses associated with state 1 should be sent to the switches to produce the +3E voltage level at the output. To involve the redundancy states in switching process and capacitor voltage balancing, DC link voltages are sensed and used in the modulation technique accordingly. As an example, if part of a sine wave is between Cr<sub>2</sub> and Cr<sub>3</sub>, the output voltage should be +E which means either state 3 or state 4 should be produced. Based on the real-time information received from voltage feedbacks, the proper switching state is selected to charge or discharge the capacitor voltage. Whole switching technique including the integrated voltage balancing method is illustrated in Fig. 4.

The proposed scheme ensures the capacitor voltage regulation at the half of DC source amplitude. The presented technique is easy to modulation implement on microcontrollers with some simple codes. Thus, it would be interesting for industries to benefit from single DC source CHB inverter in vast range of applications such as photovoltaic systems, motor drive, grid-connected inverters, electric vehicles, etc. the switching frequency can be chosen from hundred hertz to kilohertz. The only drawback of such multilevel topologies is using more voltage sensors than the conventional inverters which is necessary to control and regulate the capacitor voltage as dependent voltage source.

#### IV. SIMULATION RESULTS AND DISCUSSION

The single DC source 7-level CHB inverter running by the designed switching pattern has been simulated in Matlab/SimPowerSystem. Results are illustrated and discussed in this section to show the effectiveness of the proposed switching technique and voltage balancing method in regulating the capacitor voltage and generating 7-level voltage waveform at the inverter output. Simulations have been performed in FixedStepDiscrete domain. Sampling time was set at 20µs. All system parameters have been listed in table III.

| TABLE III<br>Simulation Parameters |               |  |  |  |  |  |  |
|------------------------------------|---------------|--|--|--|--|--|--|
| DC Source Votlage $(V_{dc})$       | 200 V         |  |  |  |  |  |  |
| DC Capacitor                       | 2.5 mF        |  |  |  |  |  |  |
| Switching Frequency                | 2 kHz         |  |  |  |  |  |  |
| Load Resistor $(R_l)$              | $40 \ \Omega$ |  |  |  |  |  |  |
| Load Inductor $(L_l)$              | 20 mH         |  |  |  |  |  |  |
| Load Voltage Frequency             | 60 Hz         |  |  |  |  |  |  |
| Modulation Index $(m_a)$           | 0.8           |  |  |  |  |  |  |



Fig. 4. Multicarrier PWM scheme with the voltage balancing procedure

In first test, the start-up condition has been examined. Therefore, the simulation has been started while the CHB inverter was connected to the load and capacitor initial voltage was zero. Fig. 5 shows the result until the system reached the steady state. Since the DC source amplitude was 200V, the capacitor voltage has been regulated at 100V successfully. The capacitor voltage ripple is less than 5% and it is acceptable practically.



Fig. 5. Capacitor charge-up condition until reaches the steady state at 0.8s.



Fig. 6. Steady state 7-level voltage waveform and its FFT analysis.

After charging the capacitor, the 7-level voltage waveform is generated symmetrically as shown in Fig. 6-a. The FFT analysis of the 7-level voltage waveform has been illustrated in Fig. 6-b that proves the low harmonic content of the multilevel quasi-sine wave generated by such inverters topologies without using any additional filters at the output. The dominant harmonic order is at the switching frequency equal to the carrier waves frequencies (2000 Hz).

In continue the DC source amplitude has been changed from 200V to 300V to test the dynamic performance of the voltage balancing technique. Depicted in Fig. 7, the capacitor voltage precisely tracks the reference value which is half of the DC source magnitude. Consequently, all voltage levels are boosted and the new levels include  $0, \pm 150V, \pm 300V$  and  $\pm 450V$ .

Eventually, a change in the load has been made to show the good dynamic performance of the inverter. Therefore, a nonlinear load has been added to the existing RL load. The nonlinear load has been simulated using a diode bridge rectifier connected to the resistor and inductor at its DC side. The DC resistor and inductor values have been chosen as  $40\Omega$  and 40mH that inject a vast range of harmonic into the system current. Results are shown in Fig. 8 that demonstrate no significant effect on the capacitor voltage. Due to adding parallel load, the flown current is increased which makes more ripple in the capacitor voltage however it is still controlled at 100V with acceptable voltage ripple. The load current contains significant harmonics as seen in lowest part of that figure. 7-level waveform has been generated perfectly due to proper voltage balancing of the capacitor.



Fig. 7. Results during a 50% increase in DC source voltage from 200V to 300V



Fig. 8. Results when a rectifier as nonlinear load has been added in parallel.

### V. CONCLUSION

In this paper 7-level CHB inverter has been investigated to use only one single isolated DC source and one capacitor as DC links. The charging and discharging paths of the capacitor have been analyzed in details. The multicarrier level-shifted PWM technique has been adopted to integrate the voltage balancing procedure using redundant switching states. The main advantage of this technique is its simplicity in hardware implementation using microcontrollers. The presented idea has been simulated and results validated the good dynamic performance of the voltage balancing process integrated into the switching technique. Different transient including change in DC source amplitude and load variations have been applied on the running inverter and the capacitor voltage tracked the reference value acceptably. The main defect of this scheme is the limited modulation index which will be investigated and discussed in future work.

#### REFERENCES

- B. Singh, K. Al-Haddad, and A. Chandra, "A review of active filters for power quality improvement," *IEEE Trans. Ind. Electron.*, vol. 46, no. 5, pp. 960-971, 1999.
- [2] H. Vahedi, E. Pashajavid, and K. Al-Haddad, "Fixed-band fixedfrequency hysteresis current control used In APFs," in *IECON 2012-38th Annual Conference on IEEE Industrial Electronics Society*, 2012, pp. 5944-5948.
- [3] H. Vahedi, A. Sheikholeslami, and M. T. Bina, "A novel hysteresis bandwidth (NHB) calculation to fix the switching frequency employed in active power filter," in *IEEE Applied Power Electronics Colloquium (IAPEC)*, 2011, pp. 155-158.
- [4] H. Mortazavi, H. Mehrjerdi, M. Saad, S. Lefebvre, D. Asber, and L. Lenoir, "A Monitoring Technique for Reversed Power Flow Detection With High PV Penetration Level," *IEEE Trans. Smart Grid*, 2015.
- [5] P. K. Steimer, H. E. Gruning, J. Werninger, E. Carroll, S. Klaka, and S. Linder, "IGCT-a new emerging technology for high power, low cost inverters," in *Industry Applications Conference*, 1997. Thirty-Second IAS Annual Meeting, IAS'97., Conference Record of the 1997 IEEE, 1997, pp. 1592-1599.
- [6] B. Wu, *High-power converters and AC drives*: Wiley-IEEE Press, 2006.
- [7] L. G. Franquelo, J. Rodriguez, J. I. Leon, S. Kouro, R. Portillo, and M. A. M. Prats, "The age of multilevel converters arrives," *IEEE Ind. Electron. Mag.*, vol. 2, no. 2, pp. 28-39, 2008.
- [8] H. Abu-Rub, J. Holtz, J. Rodriguez, and G. Baoming, "Mediumvoltage multilevel converters—State of the art, challenges, and requirements in industrial applications," *IEEE Trans. Ind. Electron.*, vol. 57, no. 8, pp. 2581-2596, 2010.
- [9] M. Malinowski, K. Gopakumar, J. Rodriguez, and M. A. Perez, "A survey on cascaded multilevel inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2197-2206, 2010.
- [10] J. Rodriguez, S. Bernet, P. K. Steimer, and I. E. Lizama, "A survey on neutral-point-clamped inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2219-2230, 2010.
- [11] M. F. Kangarlu and E. Babaei, "A Generalized Cascaded Multilevel Inverter Using Series Connection of Submultilevel Inverters," *IEEE Trans. Power Electron.*, vol. 28, no. 2, p. 625, 2013.
- [12] M. F. Kangarlu, E. Babaei, and M. Sabahi, "Cascaded cross-switched multilevel inverter in symmetric and asymmetric conditions," *IET Power Electron.*, vol. 6, no. 6, pp. 1041-1050, 2013.
  [13] E. Babaei and S. S. Gowgani, "Hybrid multilevel inverter using
- [13] E. Babaei and S. S. Gowgani, "Hybrid multilevel inverter using switched capacitor units," *IEEE Trans. Ind. Electron.*, vol. 61, no. 9, pp. 4614-4621, 2014.
- [14] H. Vahedi and K. Al-Haddad, "Half-Bridge Based Multilevel Inverter Generating Higher Voltage and Power," in *Electric Power and Energy Conference (EPEC)*, Canada, 2013, pp. 51-56.

- [15] H. Vahedi, S. Rahmani, and K. Al-Haddad, "Pinned Mid-Points Multilevel Inverter (PMP): Three-Phase Topology with High Voltage Levels and One Bidirectional Switch," in *IECON 2013-39th Annual Conference on IEEE Industrial Electronics Society*, Austria, 2013, pp. 100-105.
- [16] H. Vahedi, K. Al-Haddad, P.-A. Labbe, and S. Rahmani, "Cascaded Multilevel Inverter with Multicarrier PWM Technique and Voltage Balancing Feature," in *ISIE 2014-23rd IEEE International Symposium on Industrial Electronics*, Turkey, 2014, pp. 2151-2156.
- [17] K. Gupta and S. Jain, "Topology for multilevel inverters to attain maximum number of levels from given DC sources," *IET Power Electron.*, vol. 5, no. 4, pp. 435-446, 2012.
- [18] K. K. Gupta and S. Jain, "A multilevel Voltage Source Inverter (VSI) to maximize the number of levels in output waveform," *Int. Journal* of Electric. Power & Energy Sys., vol. 44, no. 1, pp. 25-36, 2013.
- [19] H. Vahedi, K. Al-Haddad, Y. Ounejjar, and K. Addoweesh, "Crossover Switches Cell (CSC): A New Multilevel Inverter Topology with Maximum Voltage Levels and Minimum DC Sources," in *IECON 2013-39th Annual Conference on IEEE Industrial Electronics Society*, Austria, 2013, pp. 54-59.
- [20] M. Sharifzade, H. Vahedi, A. Sheikholeslami, H. Ghoreishy, and K. Al-Haddad, "Selective Harmonic Elimination Modulation Technique Applied on Four-Leg NPC," in *ISIE 2014-23rd IEEE International Symposium on Industrial Electronics*, Turkey, 2014, pp. 2163-2168.
- [21] H. Vahedi, K. Al-Haddad, and H. Y. Kanaan, "A New Voltage Balancing Controller Applied on 7-Level PUC Inverter," in *IECON* 2014-40th Annual Conference on *IEEE Industrial Electronics* Society, USA, 2014, pp. 5082-5087.
- [22] M. Sharifzadeh, H. Vahedi, A. Sheikholeslami, P.-A. Labbé, and K. Al-Haddad, "Hybrid SHM-SHE Modulation Technique for Four-Leg NPC Inverter with DC Capacitors Self-Voltage-Balancing," *IEEE Trans. Ind. Electron.*, vol. 62, no. 8, pp. 4890-4899, 2015.
- [23] P. Roshankumar, P. Rajeevan, K. Mathew, K. Gopakumar, J. I. Leon, and L. G. Franquelo, "A Five-Level Inverter Topology with Single-DC Supply by Cascading a Flying Capacitor Inverter and an H-Bridge," *IEEE Trans. Power Electron.*, vol. 27, no. 8, pp. 3505-3512, 2012.
- [24] S. Vazquez, J. I. Leon, L. G. Franquelo, J. J. Padilla, and J. M. Carrasco, "DC-voltage-ratio control strategy for multilevel cascaded converters fed with a single DC source," *IEEE Trans. Ind. Electron.*, vol. 56, no. 7, pp. 2513-2521, 2009.
- [25] Z. Du, L. M. Tolbert, J. N. Chiasson, and B. Ozpineci, "A cascade multilevel inverter using a single DC source," in *Applied Power Electronics Conference and Exposition, 2006. APEC'06. Twenty-First Annual IEEE*, 2006, p. 5 pp.
- [26] F. Khoucha, A. Ales, A. Khoudiri, K. Marouani, M. Benbouzid, and A. Kheloui, "A 7-level single DC source cascaded H-bridge multilevel inverters control using hybrid modulation," in *International Conference on Electrical Machines (ICEM)*, 2010, pp. 1-5.
- [27] H. Sepahvand, J. Liao, M. Ferdowsi, and K. A. Corzine, "Capacitor voltage regulation in single-DC-source cascaded H-bridge multilevel converters using phase-shift modulation," *IEEE Trans. Ind. Electron.*, vol. 60, no. 9, pp. 3619-3626, 2013.
- [28] J. Liao, K. Wan, and M. Ferdowsi, "Cascaded H-bridge multilevel inverters-a reexamination," in *IEEE Vehicle Power and Propulsion Conference (VPPC)*, 2007, pp. 203-207.
- [29] Z. Du, L. M. Tolbert, B. Ozpineci, and J. N. Chiasson, "Fundamental frequency switching strategies of a seven-level hybrid cascaded Hbridge multilevel inverter," *IEEE Trans. Power Electron.*, vol. 24, no. 1, pp. 25-33, 2009.
- [30] Z. Du, L. M. Tolbert, J. N. Chiasson, B. Ozpineci, H. Li, and A. Q. Huang, "Hybrid cascaded H-bridges multilevel motor drive control for electric vehicles," in 37th IEEE Power Electronics Specialists Conference (PESC), 2006, pp. 1-6.
- [31] H. Sepahvand, J. Liao, and M. Ferdowsi, "Investigation on capacitor voltage regulation in cascaded H-bridge multilevel converters with fundamental frequency switching," *IEEE Trans. Ind. Electron.*, vol. 58, no. 11, pp. 5102-5111, 2011.
- [32] H. Vahedi, P.-A. Labbe, H. Y. Kanaan, H. F. Blanchette, and K. Al-Haddad, "A New Five-Level Buck-Boost Active Rectifier," in *IEEE International Conference on Industrial Technology (ICIT)*, Spain, 2015, pp. 2559-2564.